Senior Staff Post-Silicon Validation Engineer, High Speed SERDES jobs in United States
cer-icon
Apply on Employer Site
company-logo

Marvell Technology · 1 week ago

Senior Staff Post-Silicon Validation Engineer, High Speed SERDES

Marvell Technology is a leader in semiconductor solutions that drive data infrastructure across various industries. As a Senior Staff Post-Silicon Validation Engineer, you will manage PHY IP Validation, conduct silicon bring-up, and perform high-speed signal validation while collaborating with cross-functional teams to resolve technical issues.

DSPInternet of ThingsManufacturingSemiconductorWireless
check
Growth Opportunities
badNo H1BnoteU.S. Citizen Onlynote

Responsibilities

Manage PHY IP Validation in post-silicon environment including defining, documenting, executing, and reporting the overall PHY validation/test plan for Marvell storage devices
Conduct lab-based silicon bring-up and unit test execution focused on PCIe Physical and PCS layer hardware and firmware functionality, while also extending to the protocol layer of the PCIe stack
Perform high speed signal validation and analysis using various test equipment to measure Eye diagram/Jitter/BER. Analyze and debug issues on PHY protocol of storage interface (SATA, SAS, PCIe, Ethernet)
Troubleshoot failing tests using diagnostics, software tools, hardware analyzers, oscilloscopes, meters, logic/protocol analyzers
Lead collaborative technical discussions to drive resolution on technical issues
Work with cross-functional teams and external vendors to debug any post-silicon and/or customer issues related to PHY IPs
Partner effectively with customers to address design issue and debug failure

Qualification

High-speed SERDESPCIe protocolsHigh Speed IO testingTest equipment for SERDESBoard design knowledgeAnalytical skillsPerlPythonProblem-solving skillsCommunication skills

Required

Bachelor's degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience
Master's degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience
Strong understanding of high-speed SERDES, equalization technique and PCIe protocols
6-10 years experience with High Speed IO testing, debugging and validation
Strong lab skills with hands on experience, in system bring up, system testing and debug
In-depth working knowledge of test equipment used for SERDES characterization (Scope, BERT, Network analyzer, etc.)
Strong analytical, problem-solving and communication skills
Working knowledge of PCIe interface and characterization
Working knowledge and experience on Ethernet and/or SAS/SATA SERDES is a definite plus
Extensive knowledge of the physical and protocol levels (PIPE I/F, PCS, MAC) of one or more common high-speed interfaces is an asset
Working knowledge of board design; able to read board schematics and board layout
Knowledge of SERDES modeling techniques
Working experience with Perl or Python

Benefits

Flexible time off
401k
Year-end shutdown
Floating holidays
Paid time off to volunteer

Company

Marvell Technology

company-logo
We believe that infrastructure powers progress. That execution is as essential as innovation. That better collaboration builds better technology.

Funding

Current Stage
Public Company
Total Funding
unknown
2017-01-20Post Ipo Equity
2016-05-13Post Ipo Equity
2015-02-05Acquired

Leadership Team

leader-logo
Matthew Murphy
Chairman and CEO
linkedin
leader-logo
Radha Nagarajan
SVP & CTO, Optical Engineering
linkedin
Company data provided by crunchbase