Northrop Grumman · 1 month ago
Staff Lead Design Verification Engineer - R10216127
Northrop Grumman is a leading company in technological advancements, seeking a Staff Lead Design Verification Engineer to develop high-performance computing systems. The role involves leading the verification team for digital logic, ensuring compliance with design specifications, and mentoring junior engineers.
AerospaceData IntegrationManufacturingRemote SensingSecurity
Responsibilities
Create comprehensive test-benches for behavioral simulation
Design and implement verification strategies for complex digital systems
Ensure RTL implementation meets precise design specification requirements
Conduct in-depth behavioral simulations across ASIC and FPGA
Generate and execute advanced UVM Test cases
Achieve 95% code coverage goals and functional coverage across critical metrics
Perform detailed code coverage analysis, including: (Statement coverage, Expression coverage, Branch coverage, Toggle coverage)
Utilize both functional and timing simulation tools
Verify logical behavior and implementation accuracy
Identify and resolve signal delay and performance issues in gate timing requirements
Develop comprehensive Universal Verification Methodology (UVM) simulation environments
Work closely with design teams to validate RTL implementations
Provide detailed feedback and recommendations for design improvements
Participate in design reviews and Lead in verification planning
Mentor junior verification engineers
Contribute to continuous improvement of verification methodologies
Qualification
Required
Bachelor's degree in Computer Engineering, BSEE, or comparable STEM Degree and 12 years industry experience in a design verification role or Master's Degree plus 10 years experience or PhD plus 7 years experience
Experience with functional verification methodology for the full life cycle of products with leading a team with various levels of experience and skills
Demonstrated experience leading Verification Teams
Specialized experience in functional verification with multiple Tape Outs
Expert-level proficiency in Hardware Description Languages: (Verilog, VHDL, SystemVerilog)
Extensive knowledge of: (comprehensive RTL design methodologies, Behavioral simulation techniques, Code coverage strategies)
Extensive experience with industry-standard EDA tools (Cadence, Synopsys, Mentor Graphics)
Extensive experience with verification methodologies: Universal Verification Methodology (UVM)
Regression and automation framework development
This position requires the applicant to be a U.S. citizen
Candidates must be willing to obtain and maintain a security clearance
Preferred
Advanced Degrees in Electrical Engineering, Computer Engineering, Computer Science, or related technical fields
Experience with advanced Gate Level Simulations
Experience with the management of schedule, cost, metric reporting, and trade studies
Benefits
Health insurance coverage
Life and disability insurance
Savings plan
Company paid holidays
Paid time off (PTO) for vacation and/or personal business
Company
Northrop Grumman
Northrop Grumman is an aerospace, defense and security company that provides training and satellite ground network communications software.
Funding
Current Stage
Public CompanyTotal Funding
$3.7BKey Investors
U.S. Department of DefenseNASA
2025-05-27Post Ipo Debt· $1B
2024-01-29Post Ipo Debt· $2.5B
2023-12-20Grant· $72M
Leadership Team
Recent News
2026-01-11
2026-01-11
2026-01-11
Company data provided by crunchbase