DFT Application Engineer jobs in United States
cer-icon
Apply on Employer Site
company-logo

Intel Corporation · 1 day ago

DFT Application Engineer

Intel Foundry Services is dedicated to transforming the global semiconductor industry by delivering cutting-edge silicon process and packaging technology. The DFT Application Engineer will provide technical support to customers, ensuring successful tape-outs and high-quality DFT solutions while collaborating with various stakeholders.

Semiconductors
check
Growth Opportunities
badNo H1BnoteSecurity Clearance RequirednoteU.S. Citizen Onlynote

Responsibilities

Provide comprehensive DFT tool/flow/methodology support to address customer issues and challenges, ensuring successful tape-outs and maximum customer satisfaction
Work closely with internal Intel teams and external stakeholders including foundry customers' design teams, IP providers, and EDA vendors to resolve complex technical issues
Deliver customer-facing technical support and guidance on DFT implementation strategies
Drive quality improvements in ASIC DFT/DFM and ATPG validation methodology, capability/flow, and documentation for both block-level and SoC-level implementations
Collaborate with RTL and Hard IP designers on DFT/DFM implementation methodology and work with physical designers on DFT/DFM physical implementation, validation, and timing signoff
Develop and optimize DFT insertion flows for advanced CMOS processes and multi-die designs
Develop application notes, comprehensive documentation, and deliver technical training presentations to customers and internal teams
Create best practice guidelines and methodology documentation for DFT implementation across various design complexities
Support knowledge transfer and capability building for both internal teams and customer organizations

Qualification

ASIC DFT/DFM insertionATPG validationAdvanced CMOS processesScripting languagesEDA tools proficiencyAnalyticalCustomer-focusedSelf-motivatedCollaborativeCommunication

Required

US Citizenship required
Ability to obtain US Government Security Clearance
Bachelor's degree in Electrical Engineering, Computer Engineering, or STEM-related field
3+ years of experience with advanced CMOS processes (22nm and below)
3+ years of combined experience in the following: implementing ASIC DFT/DFM insertion (MBIST, LBIST, SCAN, JTAG) at both ASIC design block level and full chip level, including ATPG validation and DFT timing/signoff at SOC level
2+ years of experience in one or more of the following scripting languages (Python, Perl, Tcl, and/or shell scripting)

Preferred

Active US Government Security Clearance with a minimum of Secret Level
Post-graduate degree in Electrical/Computer Engineering or STEM-related field
Hands-on experience in Design Implementation and methodology (ASIC design, Fullchip Integration, Design Signoff, LVS, DRC, DFX/DFM, Reliability
Proficiency with major EDA tools for MBIST insertion, hierarchical SCAN and JTAG insertion, DFT constraint generation and ATPG validation for single die and multi-die designs
Experience building/developing quality DFT/DFX insertion flow and ATPG validation flow
Experience providing technical direction to engineering teams and customer support
Customer-facing experience in technical roles
Experience with state-of-the-art process technology (7nm and below) and PDK-based technology evaluation

Benefits

Competitive pay
Stock bonuses
Health
Retirement
Vacation

Company

Intel Corporation

company-logo
Our mission is to shape the future of technology to help create a better future for the entire world, that’s the power of Intel Inside.